

#### MULTI-GPU COMPUTING

NCCL: Key communication library for multi-GPU computing.

Optimized for all platforms, from desktop to DGX Superpod.

PCI

NVLink

NVLink + Infiniband







Download from <a href="https://developer.nvidia.com/nccl">https://developer.nvidia.com/nccl</a> and in NGC containers. Source code at <a href="https://github.com/nvidia/nccl">https://github.com/nvidia/nccl</a>





#### DEEP LEARNING

From data to Al





On a single GPU









On a single GPU









On multiple GPUs







On multiple GPUs







#### ALLREDUCE PERFORMANCE



Why NCCL performance is critical





## RING ALGORITHM





## RING ALGORITHM





#### TREE ALGORITHM





## TREE ALGORITHM







### COLLNET ALGORITHM

Chain version





### COLLNET ALGORITHM

Direct version



#### ALGORITHMS SUMMARY

Pros and cons











#### ALLREDUCE PERFORMANCE



#### TOPOLOGY DETECTION

Mapping rings to the hardware





### TOPOLOGY DETECTION

Mapping rings to the hardware









### TOPOLOGY DETECTION

Mapping trees to the hardware



PCI platform







NVSwitch (DGX A100)



### INTER-NODE COMMUNICATION

Rail-optimized design

Routing must be perfect to ensure all flows use different links.





All traffic is local to leaf switches. Routing collisions are impossible.





### HARDWARE TOPOLOGY

Performance considerations



GPU to GPU: PCI switches get perfect performance, CPUs usually only get 50 to 80% of peak

1111111111111

GPU to NIC: GPU Direct RDMA is needed to go directly through the PCI switch



#### GPU DIRECT CONSIDERATIONS

ACS and ATS



ACS enabled without proper CPU-side configuration breaks GPU Direct. This is the default on most systems now due to BIOS enabling it and Linux not configuring ACS when no VM hypervisor is installed (e.g. KVM)

ACS forwards all PCI-to-PCI transactions to the CPU root complex for access control checks, halving (at least) the bidirectional bandwidth

ATS caches ACS results to permit most traffic to go directly from GPU to NIC





#### ALLTOALL COMMUNICATION

Example and implementation



#### NCCL usage:

```
ncclGroupStart();
for (int i=0; i<nranks; i++) {
  ncclSend(sendbuffs[i], count, type, i, comm);
  ncclRecv(recvbuffs[i], count, type, i, comm);
}
ncclGroupEnd();</pre>
```

With 8 p2p channels (=SMs/CTAs) 64 peers are handled in parallel.



## POINT-TO-POINT COMMUNICATION

Network proxy





#### ALLTOALL BANDWIDTH



#### ALLTOALL COMMUNICATION

PXN optimization

PXN also allows for the aggregation of all messages to the same destination.

PXN (PCI x NVLink) allows GPUs to send data using a distant NIC, using an intermediate GPU.





## ALLTOALL LATENCY









#### NCCL INIT

#### Bootstrap and operation

#### Once (typically on worker0):

```
ncclUniqueId id;
ncclGetUniqueId(&id);
broadcast_to_all_ranks(&id);
```

#### On all parallel workers:

```
// Initialization
get_unique_id(&id);
ncclCommInitRank(&comm, nranks, &id, rank);
// Communication
ncclAllReduce(..., comm);
// Clean-up
ncclCommDestroy(comm);
```





#### NCCL BOOTSTRAP

Network considerations

Bootstrap happens through simple, unencrypted TCP/IP sockets.

Each rank needs to be able to communicate through TCP/IP to each other rank. This may require firewall configuration or setting interfaces as "bridges".

NCCL\_SOCKET\_IFNAME can be used to select which interface to use for bootstrap.

If security is a concern, NCCL\_SOCKET\_IFNAME should point to an interface which is on a private network or VLAN.





### H100 SHARP

In-nvswitch and in-network





### USER BUFFER REGISTRATION

Improved alltoall latency





#### **FUTURE**

#### Other improvements

#### Continued optimization of allreduce and alltoall

More allreduce algorithms (direct+tree/ring, collnet+chain, ...)

More efficient CUDA graph support

More efficient aggregation

Improved point-to-point performance on non-alltoall cases

#### Improved usability

Better integration with profilers

Better error reporting

#### Improved fault tolerance

Ability to abort init/destroy operations





### SUMMARY

NCCL: Key communication library for multi-GPU computing.

Optimized for all platforms, from desktop to DGX Superpod.

Download from <a href="https://developer.nvidia.com/nccl">https://developer.nvidia.com/nccl</a> and in NGC containers.

Source code at <a href="https://github.com/nvidia/nccl">https://github.com/nvidia/nccl</a>







